## EE3220: System On-Chip (SoC) Design

### **Laboratory 4: Creating custom IP for MicroBlaze and PWM**

#### **Objectives:**

By the end of this lab, student should be able to:

- Create a custom IP in Vivado
- Integrate the IP with MicroBlaze soft processor
- Generate pulse width modulation (PWM) signal with FPGA
- Use PWM to display different colors on RGB LED

#### System overview:



In this exercise, we are going to create and build a custom FPGA PWM IP in Vivado. The IP will be connected to MicroBlaze microcontroller. The system will be synthesized and implemented after which the bitstream will be generated. Using the Vitis IDE, we will write a C program to display different colors with the RGB LED on the board. There will be three check points total, take enough snapshots as evidence of the checkpoints to be attached in the lab report.

#### Part 1: Create and Package a custom PWM Controller IP in Vivado

In this section, student will use Vivado hlx to create a custom pwm controller IP as an AXI peripheral in Vivado. Pulse width modulation (PWM) is a method of reducing the average power delivered to an electronic load by using an on-off digital signal. It plays a vital role in many applications such as motor control and inverters. In PWM signal generator, the duty cycle can be defined as the portion of the time period where the device or system is operating, i.e. Duty cycle= $T_{on}/T$ . In this equation,  $T_{on}$ =the time length the pulse is high (1) and T is the period, i.e. the time length of a pulse. By controlling the  $T_{on}$  or equivalently changing the Duty cycle, we can thus change the average power delivery to a load, like LED. Using PWM different colors could be displayed on an RGB LED.



Now follow the following steps to achieve part 1:

1. Create new project and name it **lab4**. At the **Add Sources** stage, set the **Target language** and the **Simulator language** to **VHDL** as indicated below.



- 2. Create new source file
- Select the '+' to add new source under source window
- Select **Add or create design sources**, click Next





• Click **Create File**, select **VHDL** as the File Type and enter the File name as "**PWM\_Controller**". Click **OK** and then **Finish**.



• Click **OK**, a dialogue appears, click **OK** then **Yes** then **Finish**. This creates a new source file



• Open the source file, copy and paste the VHDL program provided below and save.

[Note: In this design, the input signals include, clk, reset, duty cycle counter and output pwm signals]

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use ieee.numeric_std.all;
entity PWM_Controller is
-- Port ();
port(
  clk: in std_logic;
  rst: in std_logic;
  pwm_1_enable: in std_logic;
  pwm_2_enable: in std_logic;
  pwm_3_enable: in std_logic;
  pwm_1_dc_counter: in unsigned(7 downto 0);
  pwm_2_dc_counter: in unsigned(7 downto 0);
  pwm_3_dc_counter: in unsigned(7 downto 0);
  pwm_1_out: out std_logic;
  pwm_2_out: out std_logic;
  pwm_3_out: out std_logic
);
end PWM_Controller;
architecture Behavioral of PWM_Controller is
  signal fr_counter : unsigned(7 downto 0) := "000000000";
----- Increment register from 0 to 255 and reset -----
 begin
   Counter_proc: process(clk)begin
      if( rst = '1') then
       fr_counter <= "00000000";
      elsif(rising_edge(clk)) then
       fr_counter <= fr_counter + "00000001";</pre>
      end if;
    end process;
 pwm_1_out <= '1' when((fr_counter < pwm_1_dc_counter) and (pwm_1_enable='1'))</pre>
else '0';
 pwm_2_out <= '1' when((fr_counter < pwm_2_dc_counter) and (pwm_2_enable='1'))</pre>
else '0';
pwm_3_out <= '1' when((fr_counter < pwm_3_dc_counter) and (pwm_3_enable='1'))</pre>
else '0';
end Behavioral;
```

- We can first simulate the PWM\_Controller design to verify its functionality.
- Click '+' to add new source and select Add or create simulation sources. Click Next.



• Click **Create File**, specify the file type as **VHDL**, file name, and location. Then click **OK** and then **Finish**.



• Click **OK** and **Yes** 



• In sources panel, under **Simulation sources/sim\_1/**, double click the **pwm\_tb** file created to open it.



- Copy and paste the test bench code provided to verify the PWM controller module.
- In the flow navigator, click **run simulation** and **Run Behavioral Simulation**



• In the simulation window, click the tab labelled as **1**, then set **tab 2** to 40 us and click **tab 3** to run the simulation



#### **Check Point 1:**

Modify the duty cycles to 20%, 40% and 60% and observe the change in the pulse widths. Take snapshots as evidence of the checkpoint achievement. Proceed to the next task.

The test bench code:

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use ieee.numeric_std.all;
entity pwm_tb is
-- Port ();
end pwm_tb;
architecture Behavioral of pwm_tb is
signal clk: std_logic :='0';
signal rst: std_logic :='1';
signal pwm_1_enable: std_logic;
signal pwm_2_enable: std_logic;
signal pwm_3_enable: std_logic;
signal pwm_1_out: std_logic;
signal pwm_2_out: std_logic;
signal pwm_3_out: std_logic;
signal pwm_1_dc_counter: unsigned(7 downto 0) := to_unsigned((pwm_1_dutycycle *
256 /100),8);
signal pwm_2_dc_counter: unsigned(7 downto 0) := to_unsigned((pwm_2_dutycycle *
256 /100),8);
signal pwm_3_dc_counter: unsigned(7 downto 0) := to_unsigned((pwm_3_dutycycle *
256 /100),8);
component PWM_Controller is
port(
 clk: in std_logic;
 rst: in std_logic;
 pwm_1_enable: in std_logic;
 pwm_2_enable: in std_logic;
 pwm_3_enable: in std_logic;
 pwm_1_dc_counter: in unsigned(7 downto 0);
 pwm_2_dc_counter: in unsigned(7 downto 0);
 pwm_3_dc_counter: in unsigned(7 downto 0);
 pwm_1_out: out std_logic;
pwm_2_out: out std_logic;
 pwm_3_out: out std_logic
```

```
);
end component;
begin
-- instantiate pwm controller
pwm_contr: PWM_Controller
 port map
  --/*** input ports ********/
  c1k
            =>(clk),
             =>(rst),
  rst
  pwm_1_enable =>(pwm_1_enable),
  pwm_2_enable =>(pwm_2_enable),
  pwm_3_enable =>(pwm_3_enable),
  pwm_1_dc_counter =>(pwm_1_dc_counter),
  pwm_2_dc_counter =>(pwm_2_dc_counter),
  pwm_3_dc_counter =>(pwm_3_dc_counter),
--/*** output ports *********/
 pwm_1_out =>(pwm_1_out),
pwm_2_out =>(pwm_2_out),
pwm_3_out =>(pwm_3_out)
);
--// routines
clk <= not clk after 10ns; --half_period</pre>
         <= '0' after 20ns;
pwm_1_enable <= '1'; -- enable pwm 1</pre>
pwm_2_enable <= '1';</pre>
pwm_3_enable <= '1';</pre>
end Behavioral;
```

- 3. Create an empty Axi4 peripheral IP
- In Vivado, click on Tools->Create and Package New IP. Click Next





Choose Create a new AXI4 peripheral and click Next



Specify the IP name as pwm\_controller and click Next



• Name interface as pwm\_AXI. Leave the rest as default and click Next



• Select Edit IP and click Finish, wait for Vivado to create and open a new project for the IP.



- 4. Edit the IP by adding our previously created vhdl source code.
- Click add sources (+) button.



• Then, choose **Add Files**, add the PWM generator design source you previously created and click Finish. Remember to click, copy sources into IP directory. The path to file is:

#### <Your Project folder>\lab4.srcs\sources\_1\new\PWM\_Controller.vhd



• After you added the file, ensure you have 3 source files in the sources panel.



- "pwm\_controller\_v1\_0" is the wrapper. It contains Instantiation of AXI Bus Interface, and the user logic, which implement the function of the IP.
- "PWM\_Controller\_v1\_0\_pwm\_AXI\_inst" contains the axi lite bus interface.
- "PWM\_Controller" contains the logic of a PWM controller.
- Open the **PWM\_Controller\_v1\_0\_pwm\_AXI\_inst.vhd**, in the port declaration part, we need to add our own input/output ports as well as instantiate our created source file module. Now find **-- Users to add ports here**. Add our pwm outputs as follows:

For the rest of the inputs, we will utilize the IP's registers to get the input data so no need to set them as inputs here.

• Scroll down and find **architecture arch\_imp of pwm\_controller\_v1\_0\_pwm\_AXI is**. Under this line declare the pwm component as below:

```
-- component declaration --

component PWM_Controller is
port(

clk:          in std_logic;
          rst:          in std_logic;

pwm_1_enable:          in std_logic;

pwm_2_enable:          in std_logic;

pwm_3_enable:          in std_logic;
```

```
pwm_1_dc_counter: in unsigned(7 downto 0);
pwm_2_dc_counter: in unsigned(7 downto 0);
pwm_3_dc_counter: in unsigned(7 downto 0);

pwm_1_out: out std_logic;
pwm_2_out: out std_logic;
pwm_3_out: out std_logic
);
end component;
```

• Find -- Add user logic here, instantiate the pwm\_controller module here as follows:

```
-- instantiate pwm controller
-- Add user logic here
pwm_contr: PWM_Controller
port map
  --/*** input ports ********/--
  c1k
            =>(S_AXI_ACLK),
  rst
            =>(S_AXI_ARESETN),
  pwm_1_enable => (slv_reg0(0)),
  pwm_2_enable => (slv_reg0(1)),
  pwm_3_enable =>(slv_reg0(2)),
  pwm_1_dc_counter =>unsigned(slv_reg1(7 downto 0)),
  pwm_2_dc_counter =>unsigned(slv_reg2(7 downto 0)),
  pwm_3_dc_counter =>unsigned(slv_reg3(7 downto 0)),
--/*** output ports ********/--
 pwm_1_out =>(pwm_1_out),
pwm_2_out =>(pwm_2_out),
pwm_3_out =>(pwm_3_out)
);
```

Finally, we need to modify the top module too as follows:

• Open the top module design source "PWM\_Controller\_v1\_0". In the port declaration part, find -- Users to add ports here and add our pwm outputs as previously done:

```
pwm_1_out: out std_logic;
pwm_2_out: out std_logic;
pwm_3_out: out std_logic;
```

- Add the pwm output port to the pwm\_AXI component declaration.
- Find **component pwm\_controller\_v1\_0\_pwm\_AXI is** " under port, add the below:

```
pwm_1_out: out std_logic;
pwm_2_out: out std_logic;
pwm_3_out: out std_logic;
```

[Note: Compare with the picture below and ensure it is correct]

 Add the pwm output ports to the pwm\_AXI instance. Find -- Instantiation of Axi Bus Interface pwm\_AXI, under "port map" write:

```
-- the added pwm output ports

pwm_1_out =>(pwm_1_out),

pwm_2_out =>(pwm_2_out),

pwm_3_out =>(pwm_3_out),
```

[Note: Compare with the picture below and ensure it is correct]

After these steps, we can synthesize the custom IP. Click run synthesis. Then wait.



- Click Package IP tab
- In compatibility page, life cycle tab, select production.



- Select **review and package**. Click all the **Merge project changes** highlighted in blue.
- Click **Re-Package IP**, then click OK and close the project when finished.





# Part2: Build the embedded system with MicroBlaze and the custom PWM IP

In this part, the pwm custom IP created in part1 will be integrated with a MicroBlaze soft processor core. We will use the block design approach in the Vivado hlx and add the IPs as we did in laboratory 3. The whole system will be synthesized, implemented and bitstream will finally be created. The design will be exported to Vitis for the software development and programming of the FPGA.

- 1. Create a new block design and add the MicroBlaze and the pwm IPs
- In the original project, click create block design. Name the design and click **OK**



- Click add IP '+' sign in the block design and add the MicroBlaze IP as you did in lab 3
- Search **pwm** and select our new pwm\_controller IP to add the our pwm IP



- Click run block automation and the Regenerate layout.
- Configure the clock wizard to use **sys\_clk** and have **active low reset**. Also add a constant 1 to the **resetn** of the clock and the **ext\_reset\_in** of the Processor Systems Reset as we did in lab 3.
- Click **run connection automation** and Regenerate layout.



• We need to add an output ports (led1, led2 and led3) to the pwm output. Right click on the design and choose **Create Port**. Connect the ports to the outputs of **PWM Controller IP** 





- 2. Validate the design and create bitstream.
- Click on validate design (a tick icon). After a dialog box shows validation successful. Click **OK**



- On the sources panel, right the block design, choose **Create HDL wrapper**, click OK.
- Choose add sources (+) sign under source to create a constraint file, click **Create File** tab, specify constraint file name and click OK
- Double click and open the constraint file you just created , i.e. pynq\_z2\_constr.xdc
- Enter the constraints we provide you below by copying or typing.
- In the Flow navigator, click **generate bitstream**

```
# Clock signal 125 MHz
set_property -dict {PACKAGE_PIN H16 IOSTANDARD LVCMOS33} [get_ports sys_clock];
##RGB LEDs
set_property -dict {PACKAGE_PIN L15 IOSTANDARD LVCMOS33} [get_ports led3]; #
led4_b
set_property -dict {PACKAGE_PIN G17 IOSTANDARD LVCMOS33} [get_ports led2]; #
led4_g
set_property -dict {PACKAGE_PIN N15 IOSTANDARD LVCMOS33} [get_ports led1]; #
led4_r
```

```
Q | Clock signal 125 MHz

1  # Clock signal 125 MHz

2  set_property -dict {PACKAGE_PIN H16 IOSTANDARD LVCMOS33} [get_ports sys_clock];

3  ##RGB LEDs

4  set_property -dict {PACKAGE_PIN L15 IOSTANDARD LVCMOS33} [get_ports led3];

5  #led4_b

6  set_property -dict {PACKAGE_PIN G17 IOSTANDARD LVCMOS33} [get_ports led2];

7  #led4_g

8  set_property -dict {PACKAGE_PIN N15 IOSTANDARD LVCMOS33} [get_ports led1];

9  #led4_r
```

- 3. Export hardware.

  After bitstream file is successfully generated, then export the hardware.
- Go to File, under Export, click **Export Hardware**
- Select **Fixed** option and click next
- Choose **include bitstream** and click next
- Choose the lab4 project directory where the XSA file will be stored.
- Click Next and then Finish

#### **Check Point 2:**

Take snapshots to be attached in the lab report as the evidence of achieving this checkpoint.

## Part 3: Software Development using Vitis IDE

- 1. Create new Vitis application project
- Open Vitis IDE, choose a folder as your workspace location and click launch.
- Choose Create application project and click Next
- Choose create a new platform from hardware(xsa), browse and go to the lab4 project
  folder and select the MicroBlaze\_pwm\_wrapper.xsa. Click Next and leave other setting as
  default, then, Finish.
- Specify the project name as **lab4\_vitis**, click next.
- Click Next
- Choose **Empty Application** and click Finish. Our new application project will be created
- 2. Create new source code file (**pwm.c**).
- Right click src, select **New ->File** to create a new source code file.
- Name the source file as **pwm.c**, click finish. A new source file will be created
- 3. Write a program to display different colors on the RGB LEDS using pwm, build project and program the FPGA.
- Open the **pwm.c** file, copy and paste the source code provided. You can Use **Paint**, the Microsoft software to identify the rgb values of different colors. Here we give the value for some colors.

| Color  | RGB values                      |
|--------|---------------------------------|
| Purple | Red =128; Green = 0; Blue=128   |
| Yellow | Red =255; Green = 255; Blue = 0 |
| Orange | Red =255; Green = 128; Blue = 0 |

```
#include <stdio.h>
#include "xil_io.h"
#include "xparameters.h"
#include "xbasic_types.h"
#include "xstatus.h"
#define slv_reg0 0x44A00000 //BASEADDR of pwm_controller registers. This value
is //obtained from xparameters.h or the Address Editor in Vivado
int main()
                 *pwm_1_dc_count; // declare pointers;
   Xuint32
   Xuint32
                *pwm_2_dc_count;
   Xuint32
                 *pwm_3_dc_count;
   Xuint32
                 *enable_reg;
// initialize pointers to the address of the axi peripheral slave registers
    enable_reg = (u32 *)(slv_reg0);
    pwm_1_dc_count = (u32 *) (slv_reg0 + 4);
    pwm_2_dc_count = (u32 *)(slv_reg0 + 8);
    pwm_3_dc_count = (u32 *)(slv_reg0 + 12);
// enable the PWM outputs and set the duty cycle counter values for the
registers
    *(enable\_reg) = 0x07; // enable all the 3 pwm outputs
    *(pwm_1_dc_count) = (u32) 0; //red color value
    *(pwm_2_dc_count) = (u32) 255; //green color value
    *(pwm_3_dc_count) = (u32) 128; //blue color value
   while(1);
   return 0;
 }
```

For the actual value of the pwm\_controller **BASEADDR** refer to the Address Editor of the block design in Vivado. The value is **0x44A0\_0000** for our design.



• Open the project menu, choose Build Project



- Open the Xilinx menu, choose **Program FPGA**. Remember to connect the board to your computer and turn it on before you program it.
- Browse the bitstream, mmi and the .elf for the project as done in lab3.
- Click program.
- Wait and click OK





#### **Check Point 3:**

Modify the program and now display pink, and yellow colors. Take snapshots and attached in the lab report as the evidence of achieving this checkpoint.